# Chapter 3

3.1. (a)

| $x_1$ | $x_2$ | $x_3$ | f |
|-------|-------|-------|---|
| 0     | 0     | 0     | 0 |
| 0     | 0     | 1     | 1 |
| 0     | 1     | 0     | 1 |
| 0     | 1     | 1     | 0 |
| 1     | 0     | 0     | 1 |
| 1     | 0     | 1     | 0 |
| 1     | 1     | 0     | 0 |
| 1     | 1     | 1     | 1 |

(b) 
$$\#$$
transistors =  $_{48}$ 

3.2.



- 3.3. (a)  $x_1\overline{x}_2\overline{x}_3 + \overline{x}_1x_2\overline{x}_3 + \overline{x}_1\overline{x}_2x_3 + x_1x_2x_3$ 
  - (b) #transistors =  $2 \times 8 = 16$
- 3.4. The number of transistors needed is 16.

## 3.6. (a)

| $x_1$ | $x_2$ | $x_3$ | f |
|-------|-------|-------|---|
| 0     | 0     | 0     | 1 |
| 0     | 0     | 1     | 1 |
| 0     | 1     | 0     | 1 |
| 0     | 1     | 1     | 1 |
| 1     | 0     | 0     | 1 |
| 1     | 0     | 1     | 0 |
| 1     | 1     | 0     | 0 |
| 1     | 1     | 1     | 0 |

# (b) #transistors = 58

# 3.7. (a)

| $x_1$ | $x_2$ | $x_3$ | $x_4$ | f | $x_1$ | $x_2$ | $x_3$ | $x_4$ | f |
|-------|-------|-------|-------|---|-------|-------|-------|-------|---|
| 0     | 0     | 0     | 0     | 1 | 1     | 0     | 0     | 0     | 1 |
| 0     | 0     | 0     | 1     | 0 | 1     | 0     | 0     | 1     | 0 |
| 0     | 0     | 1     | 0     | 0 | 1     | 0     | 1     | 0     | 0 |
| 0     | 0     | 1     | 1     | 0 | 1     | 0     | 1     | 1     | 0 |
| 0     | 1     | 0     | 0     | 1 | 1     | 1     | 0     | 0     | 0 |
| 0     | 1     | 0     | 1     | 0 | 1     | 1     | 0     | 1     | 0 |
| 0     | 1     | 1     | 0     | 0 | 1     | 1     | 1     | 0     | 0 |
| 0     | 1     | 1     | 1     | 0 | 1     | 1     | 1     | 1     | 0 |

# (b) #transistors = 28

### 3.8.



# 3.9.



# 3.11.







### 3.25. (a)

$$NM_H = 0.5 \text{ V}$$
  
 $NM_L = 0.7 \text{ V}$ 

(b) 
$$V_{OL} = 0.8 \text{ V}$$
  
 $NM_L = 0.2 \text{ V}$ 

#### 3.36.



#### 3.37.





## 3.39.



### 3.44.



### 3.45.



### 3.46.



### 3.47.



# 3.49. (a)







### 3.50. (a)



(b)



```
3.51.
             LIBRARY ieee:
             USE ieee.std_logic_1164.all;
             ENTITY prob3_51 IS
                  PORT(x_1, x_2, x_3, x_4 : IN STD_LOGIC;
                                       : OUT STD_LOGIC);
             END prob3_51;
             ARCHITECTURE LogicFunc OF prob3_51 IS
             BEGIN
                  f \le (x2 \text{ AND NOT } x3 \text{ AND NOT } x4) \text{ OR}
                      (NOT x1 AND x2 AND x4) OR
                      (NOT x1 AND x2 AND x3) OR (x1 AND x2 AND x3);
             END LogicFunc;
3.52.
             LIBRARY ieee;
             USE ieee.std_logic_1164.all;
             ENTITY prob3_52 IS
                  PORT(x_1, x_2, x_3, x_4 : IN STD_LOGIC;
                                       : OUT STD_LOGIC);
             END prob3_52;
             ARCHITECTURE LogicFunc OF prob3_52 IS
             BEGIN
                  f \le (x1 \text{ OR } x2 \text{ OR NOT } x4) \text{ AND}
                      (NOT x2 OR x3 OR NOT x4) AND
                      (NOT x1 OR x3 OR NOT x4) AND
                      (NOT x1 OR NOT x3 OR NOT x4);
             END LogicFunc;
```